An Embedded Ultra Low Power Nonvolatile Memory in a Standard CMOS Logic Process
Data(s) |
2008
|
---|---|
Resumo |
This paper proposes an embedded ultra low power nonvolatile memory in a standard CMOS logic process. The memory adopts a bit cell based on the differential floating gate PMOS structure and a novel operating scheme. It can greatly improve the endurance and retention characteristic and make the area/bit smaller. A new high efficiency all-PMOS charge pump is designed to reduce the power consumption and to increase the power efficiency. It eliminates the body effect and can generate higher output voltage than conventional structures for a same stage number. A 32-bit prototype chip is fabricated in a 0.18 mu m 1P4M standard CMOS logic process and the core area is 0.06 mm(2). The measured results indicate that the typical write/erase time is 10ms. With a 700 kHz clock frequency, power consumption of the whole memory is 2.3 mu A for program and 1.2 mu A for read at a 1.6V power supply. This paper proposes an embedded ultra low power nonvolatile memory in a standard CMOS logic process. The memory adopts a bit cell based on the differential floating gate PMOS structure and a novel operating scheme. It can greatly improve the endurance and retention characteristic and make the area/bit smaller. A new high efficiency all-PMOS charge pump is designed to reduce the power consumption and to increase the power efficiency. It eliminates the body effect and can generate higher output voltage than conventional structures for a same stage number. A 32-bit prototype chip is fabricated in a 0.18 mu m 1P4M standard CMOS logic process and the core area is 0.06 mm(2). The measured results indicate that the typical write/erase time is 10ms. With a 700 kHz clock frequency, power consumption of the whole memory is 2.3 mu A for program and 1.2 mu A for read at a 1.6V power supply. zhangdi于2010-03-09批量导入 Made available in DSpace on 2010-03-09T07:08:21Z (GMT). No. of bitstreams: 1 728.pdf: 737043 bytes, checksum: 1b2584c56a2d686e41a393c9aacae23b (MD5) Previous issue date: 2008 IEEE. [Li, Y-L.; Feng, P.; Wu, N-J.] Chinese Acad Sci, State Key Lab Superlattices & Microstruct, Inst Semicond, Beijing 100864, Peoples R China IEEE. |
Identificador | |
Idioma(s) |
英语 |
Publicador |
IEEE 345 E 47TH ST, NEW YORK, NY 10017 USA |
Fonte |
Li, YL (Li, Y-L.); Feng, P (Feng, P.); Wu, NJ (Wu, N-J.) .An Embedded Ultra Low Power Nonvolatile Memory in a Standard CMOS Logic Process .见:IEEE .EDSSC: 2008 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS,345 E 47TH ST, NEW YORK, NY 10017 USA ,2008,100-103 |
Palavras-Chave | #微电子学 #VOLTAGE |
Tipo |
会议论文 |