Compact non-binary fast adders using single-electron devices


Autoria(s): Zhang WC; Wu NJ
Data(s)

2009

Resumo

This paper proposes compact adders that are based on non-binary redundant number systems and single-electron (SE) devices. The adders use the number of single electrons to represent discrete multiple-valued logic state and manipulate single electrons to perform arithmetic operations. These adders have fast speed and are referred as fast adders. We develop a family of SE transfer circuits based on MOSFET-based SE turnstile. The fast adder circuit can be easily designed by directly mapping the graphical counter tree diagram (CTD) representation of the addition algorithm to SE devices and circuits. We propose two design approaches to implement fast adders using SE transfer circuits the threshold approach and the periodic approach. The periodic approach uses the voltage-controlled single-electron transfer characteristics to efficiently achieve periodic arithmetic functions. We use HSPICE simulator to verify fast adders operations. The speeds of the proposed adders are fast. The numbers of transistors of the adders are much smaller than conventional approaches. The power dissipations are much lower than CMOS and multiple-valued current-mode fast adders. (C) 2009 Elsevier Ltd. All rights reserved.

National Natural Science Foundation of China 90607007 Major State Basic Research Project of China 2006CB921201 This work was supported by the National Natural Science Foundation of China under Grant 90607007 and the special funds for the Major State Basic Research Project 2006CB921201 of China.

Identificador

http://ir.semi.ac.cn/handle/172111/7005

http://www.irgrid.ac.cn/handle/1471x/63240

Idioma(s)

英语

Fonte

Zhang WC ; Wu NJ .Compact non-binary fast adders using single-electron devices ,MICROELECTRONICS JOURNAL,2009 ,40(8):1244-1254

Palavras-Chave #微电子学 #Fast adder #Non-binary arithmetic #Counter tree diagram #Single-electron devices #Signed-digital-adder
Tipo

期刊论文