Compact parallel optical modified-signed-digit arithmetic-logic array processor with electron-trapping device


Autoria(s): Li GQ; Qian F; Ruan H; 刘立人
Data(s)

1999

Resumo

A compact two-step modified-signed-digit arithmetic-logic array processor is proposed. When the reference digits are programmed, both addition and subtraction can be performed by the same binary logic operations regardless of the sign of the input digits. The optical implementation and experimental demonstration with an electron-trapping device are shown. Each digit is encoded by a single pixel, and no polarization is included. Any combinational logic can be easily performed without optoelectronic and electro-optic conversions of the intermediate results. The system is compact, general purpose, simple to align, and has a high signal-to-noise ratio. (C) 1999 Optical Society of America.

Identificador

http://ir.siom.ac.cn/handle/181231/1574

http://www.irgrid.ac.cn/handle/1471x/10312

Idioma(s)

英语

Fonte

Li GQ;Qian F;Ruan H;刘立人.,Appl. Optics,1999,38(23):5039-5045

Palavras-Chave #CONTENT-ADDRESSABLE-MEMORY #SYMBOLIC SUBSTITUTION #NEGABINARY #REPRESENTATION #IMPLEMENTATION #MULTIPLICATION #SUBTRACTION #OPERATIONS #ALGORITHM #ADDER
Tipo

期刊论文