Synthesis of Instruction Extensions on HyperCell, a Reconfigurable Datapath


Autoria(s): Madhu, Kavitha T; Das, Saptarsi; Krishna, Madhava C; Nalesh, S; Nandy, SK; Narayan, Ranjani
Data(s)

2014

Resumo

In this paper we present HyperCell as a reconfigurable datapath for Instruction Extensions (IEs). HyperCell comprises an array of compute units laid over a switch network. We present an IE synthesis methodology that enables post-silicon realization of IE datapaths on HyperCell. The synthesis methodology optimally exploits hardware resources in HyperCell to enable software pipelined execution of IEs. Exploitation of temporal reuse of data in HyperCell results in significant reduction of input/output bandwidth requirements of HyperCell.

Formato

application/pdf

Identificador

http://eprints.iisc.ernet.in/52532/1/2014-Int_Con_on_Emb_Com_Sys_215_2014.pdf

Madhu, Kavitha T and Das, Saptarsi and Krishna, Madhava C and Nalesh, S and Nandy, SK and Narayan, Ranjani (2014) Synthesis of Instruction Extensions on HyperCell, a Reconfigurable Datapath. In: International Conference on Embedded Computer Systems - Architectures, Modeling, and Simulation (SAMOS), JUL 14-17, 2014, Samos, GREECE, pp. 215-224.

Publicador

IEEE

Relação

http://ieeexplore.ieee.org/xpls/abs_all.jsp?arnumber=6893214&tag=1

http://eprints.iisc.ernet.in/52532/

Palavras-Chave #Supercomputer Education & Research Centre
Tipo

Conference Proceedings

NonPeerReviewed