Low-frequency dc bus ripple cancellation in single phase pulse-width modulation inverters


Autoria(s): Iyer, Vishnu Mahadeva; John, Vinod
Data(s)

2015

Resumo

This study presents a topology for a single-phase pulse-width modulation (PWM) converter which achieves low-frequency ripple reduction in the dc bus even when there are grid frequency variations. A hybrid filter is introduced to absorb the low-frequency current ripple in the dc bus. The control strategy for the proposed filter does not require the measurement of the dc bus ripple current. The design criteria for selecting the filter components are also presented in this study. The effectiveness of the proposed circuit has been tested and validated experimentally. A smaller dc-link capacitor is sufficient to keep the low-frequency bus ripple to an acceptable range in the proposed topology.

Formato

application/pdf

Identificador

http://eprints.iisc.ernet.in/51479/1/iet_pow_ele-8_497_2015.pdf

Iyer, Vishnu Mahadeva and John, Vinod (2015) Low-frequency dc bus ripple cancellation in single phase pulse-width modulation inverters. In: IET POWER ELECTRONICS, 8 (4). pp. 497-506.

Publicador

INST ENGINEERING TECHNOLOGY-IET

Relação

http://dx.doi.org/10.1049/iet-pel.2014.0320

http://eprints.iisc.ernet.in/51479/

Palavras-Chave #Electrical Engineering
Tipo

Journal Article

PeerReviewed