A Digital Frequency Multiplication Technique for Energy Efficient Transmitters
Data(s) |
2015
|
---|---|
Resumo |
A logic gate-based digital frequency multiplication technique for low-power frequency synthesis is presented. The proposed digital edge combining approach offers broadband operation with low-power and low-area advantages and is a promising candidate for low-power frequency synthesis in deep submicrometer CMOS technologies. Chip prototype of the proposed frequency multiplication-based 2.4-GHz binary frequency-shift-keying (BFSK)/amplitude shift keying (ASK) transmitter (TX) was fabricated in 0.13-mu m CMOS technology. The TX achieves maximum data rates of 3 and 20 Mb/s for BFSK and ASK modulations, respectively, consuming a 14-mA current from 1.3 V supply voltage. The corresponding energy efficiencies of the TX are 3.6 nJ/bit for BFSK and 0.91 nJ/bit for ASK modulations. |
Formato |
application/pdf |
Identificador |
http://eprints.iisc.ernet.in/51425/1/iee_tra_ver_lar_int_%28VLSI%29_781_2015.pdf Manikandan, RR and Kumar, Abhishek and Amrutur, Bharadwaj (2015) A Digital Frequency Multiplication Technique for Energy Efficient Transmitters. In: IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, APR 2015, pp. 781-785. |
Publicador |
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC |
Relação |
http://dx.doi.org/10.1109/TVLSI.2014.2315232 http://eprints.iisc.ernet.in/51425/ |
Palavras-Chave | #Electrical Communication Engineering |
Tipo |
Conference Proceedings PeerReviewed |