Energy Efficient Memory Decoder Design for Ultra-Low Voltage Systems


Autoria(s): Viveka, KR; Amrutur, Bharadwaj
Data(s)

2014

Resumo

This paper presents a low energy memory decoder architecture for ultra-low-voltage systems containing multiple voltage domains. Due to limitations in scalability of memory supply voltages, these systems typically contain a core operating at subthreshold voltages and memories operating at a higher voltage. This difference in voltage provides a timing slack on the memory path as the core supply is scaled. The paper analyzes the feasibility and trade-offs in utilizing this timing slack to operate a greater section of memory decoder circuitry at the lower supply. A 256x16-bit SRAM interface has been designed in UMC 65nm low-leakage process to evaluate the above technique with the core and memory operating at 280 mV and 500 mV respectively. The technique provides a reduction of up to 20% in energy/cycle of the row decoder without any penalty in area and system-delay.

Formato

application/pdf

Identificador

http://eprints.iisc.ernet.in/51332/1/27th_int_con_VSL_des_13th_int_con_emb_sys_145_2014.pdf

Viveka, KR and Amrutur, Bharadwaj (2014) Energy Efficient Memory Decoder Design for Ultra-Low Voltage Systems. In: 27TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2014 13TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2014) , JAN 05-09, 2014, Mumbai, INDIA, pp. 145-149.

Publicador

IEEE

Relação

http://dx.doi.org/10.1109/VLSID.2014.32

http://eprints.iisc.ernet.in/51332/

Palavras-Chave #Electrical Communication Engineering
Tipo

Conference Proceedings

NonPeerReviewed