Design of a Low Power 64 Point FFT Architecture for WLAN Applications
Data(s) |
2013
|
---|---|
Resumo |
This paper presents a Radix-4(3) based FFT architecture suitable for OFDM based WLAN applications. The radix-4(3) parallel unrolled architecture presented here, uses a radix-4 butterfly unit which takes all four inputs in parallel and can selectively produce one out of the four outputs. A 64 point FFT processor based on the proposed architecture has been implemented in UMC 130nm 1P8M CMOS process with a maximum clock frequency of 100 MHz and area of 0.83mm(2). The proposed processor provides a throughput of four times the clock rate and can finish one 64 point FFT computation in 16 clock cycles. For IEEE 802.11a/g WLAN, the processor needs to be operated at a clock rate of 5 MHz with a power consumption of 2.27 mW which is 27% less than the previously reported low power implementations. |
Formato |
application/pdf |
Identificador |
http://eprints.iisc.ernet.in/49085/1/25th_int_con_mic_2013.pdf Kala, S and Nalesh, S and Nandy, SK and Narayan, Ranjani (2013) Design of a Low Power 64 Point FFT Architecture for WLAN Applications. In: 25th International Conference on Microelectronics (ICM), DEC 15-18, 2013, Beirut, LEBANON. |
Publicador |
IEEE |
Relação |
http://dx.doi.org/10.1109/ICM.2013.6734951 http://eprints.iisc.ernet.in/49085/ |
Palavras-Chave | #Supercomputer Education & Research Centre |
Tipo |
Conference Proceedings NonPeerReviewed |