Study on the Effect of Dead Time and its Compensation for Bus-Clamping PWM Techniques


Autoria(s): Roy, Tapas; Hari, Pavan Kumar VSS; Narayanan, G
Data(s)

2013

Resumo

Dead-time is provided in between the gating signals of the top and bottom semiconductor switches in an inverter leg to prevent the shorting of DC bus. Due to this dead time, there is a significant unwanted change in the output voltage of the inverter. The effect is different for different pulse width modulation (PWM) methodologies. The effect of dead-time on the output fundamental voltage is studied theoretically as well as experimentally for bus-clamping PWM methodologies. Further, experimental observations on the effectiveness of dead-time compensation are presented.

Formato

application/pdf

Identificador

http://eprints.iisc.ernet.in/48292/1/NPEC-2013-Tapas.pdf

Roy, Tapas and Hari, Pavan Kumar VSS and Narayanan, G (2013) Study on the Effect of Dead Time and its Compensation for Bus-Clamping PWM Techniques. In: National Power Electronics Conference NPEC, 20-22 December 2013, Indian Institute of Technology Kanpur, Kanpur, India.

Publicador

IIT Kanpur

Relação

http://brihsvn.iitk.ernet.in/NPEC13/index.php

http://eprints.iisc.ernet.in/48292/

Palavras-Chave #Electrical Engineering
Tipo

Conference Paper

PeerReviewed