Efficient Cache Exploration Method for a Tiled Chip Multiprocessor
Data(s) |
2012
|
---|---|
Resumo |
Past studies use deterministic models to evaluate optimal cache configuration or to explore its design space. However, with the increasing number of components present on a chip multiprocessor (CMP), deterministic approaches do not scale well. Hence, we apply probabilistic genetic algorithms (GA) to determine a near-optimal cache configuration for a sixteen tiled CMP. We propose and implement a faster trace based approach to estimate fitness of a chromosome. It shows up-to 218x simulation speedup over the cycle-accurate architectural simulation. Our methodology can be applied to solve other cache optimization problems such as design space exploration of cache and its partitioning among applications/ virtual machines. |
Formato |
application/pdf |
Identificador |
http://eprints.iisc.ernet.in/47333/1/HiPC_2012_Aparna.pdf Dani, Aparna Mandke and Srikant, YN and Amrutur, Bharadwaj (2012) Efficient Cache Exploration Method for a Tiled Chip Multiprocessor. In: 19th International Conference on High Performance Computing (HiPC), DEC 18-22, 2012, Pune, INDIA. |
Publicador |
IEEE |
Relação |
http://dx.doi.org/10.1109/HiPC.2012.6507524 http://eprints.iisc.ernet.in/47333/ |
Palavras-Chave | #Computer Science & Automation (Formerly, School of Automation) #Electrical Communication Engineering |
Tipo |
Conference Proceedings NonPeerReviewed |