A low-noise low-power noise-adaptive neural amplifier in 0.13um CMOS technology
Data(s) |
2011
|
---|---|
Resumo |
Chronic recording of neural signals is indispensable in designing efficient brain machine interfaces and in elucidating human neurophysiology. The advent of multichannel microelectrode arrays has driven the need for electronics to record neural signals from many neurons. The dynamic range of the system is limited by background system noise which varies over time. We propose a neural amplifier in UMC 130 nm, 2P8M CMOS technology. It can be biased adaptively from 200 nA to 2 uA, modulating input referred noise from 9.92 uV to 3.9 uV. We also describe a low noise design technique which minimizes the noise contribution of the load circuitry. The amplifier can pass signal from 5 Hz to 7 kHz while rejecting input DC offsets at electrode-electrolyte interface. The bandwidth of the amplifier can be tuned by the pseudo-resistor for selectively recording low field potentials (LFP) or extra cellular action potentials (EAP). The amplifier achieves a mid-band voltage gain of 37 dB and minimizes the attenuation of the signal from neuron to the gate of the input transistor. It is used in fully differential configuration to reject noise of bias circuitry and to achieve high PSRR. |
Formato |
application/pdf |
Identificador |
http://eprints.iisc.ernet.in/46209/1/VLSI_Des_328_2011.pdf Chaturvedi, Vikram and Amrutur, Bharadwaj S (2011) A low-noise low-power noise-adaptive neural amplifier in 0.13um CMOS technology. In: 2011 24th International Conference on VLSI Design (VLSI Design), 2-7 Jan. 2011, Chennai. |
Publicador |
IEEE |
Relação |
http://dx.doi.org/10.1109/VLSID.2011.41 http://eprints.iisc.ernet.in/46209/ |
Palavras-Chave | #Electrical Communication Engineering |
Tipo |
Conference Proceedings PeerReviewed |