A scalable network port scan detection system on FPGA


Autoria(s): Anand, T; Varghese, Kuruvilla; Waghela, Yagnesh
Data(s)

2011

Resumo

With ever increasing network speed, scalable and reliable detection of network port scans has become a major challenge. In this paper, we present a scalable and flexible architecture and a novel algorithm, to detect and block port scans in real time. The proposed architecture detects fast scanners as well as stealth scanners having large inter-probe periods. FPGA implementation of the proposed system gives an average throughput of 2 Gbps with a system clock frequency of 100 MHz on Xilinx Virtex-II Pro FPGA. Experimental results on real network trace show the effectiveness of the proposed system in detecting and blocking network scans with very low false positives and false negatives.

Formato

application/pdf

Identificador

http://eprints.iisc.ernet.in/45930/1/Int_Con_Fie_Prog_%20Tech_1_2011.pdf

Anand, T and Varghese, Kuruvilla and Waghela, Yagnesh (2011) A scalable network port scan detection system on FPGA. In: 2011 International Conference on Field-Programmable Technology (FPT), 12-14 Dec. 2011, New Delhi.

Publicador

IEEE

Relação

http://dx.doi.org/10.1109/FPT.2011.6132712

http://eprints.iisc.ernet.in/45930/

Palavras-Chave #Electronic Systems Engineering (Formerly, (CEDT) Centre for Electronic Design & Technology)
Tipo

Conference Paper

PeerReviewed