Design space exploration of systolic realization of QR factorization on a runtime reconfigurable platform


Autoria(s): Biswas, Prasenjit; Alle, Mythri; Nandy, SK; Narayan, R; Varadarajan, Keshavan
Data(s)

22/11/2010

Resumo

In the world of high performance computing huge efforts have been put to accelerate Numerical Linear Algebra (NLA) kernels like QR Decomposition (QRD) with the added advantage of reconfigurability and scalability. While popular custom hardware solution in form of systolic arrays can deliver high performance, they are not scalable, and hence not commercially viable. In this paper, we show how systolic solutions of QRD can be realized efficiently on REDEFINE, a scalable runtime reconfigurable hardware platform. We propose various enhancements to REDEFINE to meet the custom need of accelerating NLA kernels. We further do the design space exploration of the proposed solution for any arbitrary application of size n × n. We determine the right size of the sub-array in accordance with the optimal pipeline depth of the core execution units and the number of such units to be used per sub-array.

Formato

application/pdf

Identificador

http://eprints.iisc.ernet.in/42944/1/Design_Space.pdf

Biswas, Prasenjit and Alle, Mythri and Nandy, SK and Narayan, R and Varadarajan, Keshavan (2010) Design space exploration of systolic realization of QR factorization on a runtime reconfigurable platform. In: 2010 International Conference on Embedded Computer Systems (SAMOS), 19-22 July 2010 , Samos.

Publicador

IEEE

Relação

http://ieeexplore.ieee.org/xpls/abs_all.jsp?arnumber=5642058

http://eprints.iisc.ernet.in/42944/

Palavras-Chave #Others
Tipo

Conference Paper

PeerReviewed