A mostly-digital analog scan-out chain for low bandwidth voltage measurement for analog IP test


Autoria(s): Vasudevamurthy, Rajath; Amrutur, Bharadwaj; Das, Pratap Kumar
Data(s)

05/07/2011

Resumo

A method of precise measurement of on-chip analog voltages in a mostly-digital manner, with minimal overhead, is presented. A pair of clock signals is routed to the node of an analog voltage. This analog voltage controls the delay between this pair of clock signals, which is then measured in an all-digital manner using the technique of sub-sampling. This sub-sampling technique, having measurement time and accuracy trade-off, is well suited for low bandwidth signals. This concept is validated by designing delay cells, using current starved inverters in UMC 130nm CMOS process. Sub-mV accuracy is demonstrated for a measurement time of few seconds.

Formato

application/pdf

Identificador

http://eprints.iisc.ernet.in/42871/1/A_Mostly-Digital.pdf

Vasudevamurthy, Rajath and Amrutur, Bharadwaj and Das, Pratap Kumar (2011) A mostly-digital analog scan-out chain for low bandwidth voltage measurement for analog IP test. In: 2011 IEEE International Symposium on Circuits and Systems (ISCAS), 15-18 May 2011, Rio de Janeiro, Brazil.

Publicador

IEEE

Relação

http://ieeexplore.ieee.org/xpls/abs_all.jsp?arnumber=5937996

http://eprints.iisc.ernet.in/42871/

Palavras-Chave #Electrical Communication Engineering
Tipo

Conference Paper

PeerReviewed