Scalable processes for fabricating non-volatile memory devices using self-assembled 2D arrays of gold nanoparticles as charge storage nodes


Autoria(s): Muralidharan, Girish; Bhat, Navakanta; Santhanam, Venugopal
Data(s)

2012

Resumo

We propose robust and scalable processes for the fabrication of floating gate devices using ordered arrays of 7 nm size gold nanoparticles as charge storage nodes. The proposed strategy can be readily adapted for fabricating next generation (sub-20 nm node) non-volatile memory devices.

Formato

application/pdf

Identificador

http://eprints.iisc.ernet.in/42444/1/nanotubes_3_2011.pdf

Muralidharan, Girish and Bhat, Navakanta and Santhanam, Venugopal (2012) Scalable processes for fabricating non-volatile memory devices using self-assembled 2D arrays of gold nanoparticles as charge storage nodes. In: Nanoscale, 3 (11). pp. 4575-4579.

Publicador

Royal Society of Chemistry

Relação

http://pubs.rsc.org/en/Content/ArticleLanding/2011/NR/c1nr10884k

http://eprints.iisc.ernet.in/42444/

Palavras-Chave #Electrical Communication Engineering #Chemical Engineering #Centre for Nano Science and Engineering
Tipo

Journal Article

PeerReviewed