VLSI Implementation of Spatial prediction Based Image Compression Scheme


Autoria(s): Nandi, Anil V; Patnaik, LM; Banakar, RM
Data(s)

29/05/2007

Resumo

We propose the design and implementation of hardware architecture for spatial prediction based image compression scheme, which consists of prediction phase and quantization phase. In prediction phase, the hierarchical tree structure obtained from the test image is used to predict every central pixel of an image by its four neighboring pixels. The prediction scheme generates an error image, to which the wavelet/sub-band coding algorithm can be applied to obtain efficient compression. The software model is tested for its performance in terms of entropy, standard deviation. The memory and silicon area constraints play a vital role in the realization of the hardware for hand-held devices. The hardware architecture is constructed for the proposed scheme, which involves the aspects of parallelism in instructions and data. The processor consists of pipelined functional units to obtain the maximum throughput and higher speed of operation. The hardware model is analyzed for performance in terms throughput, speed and power. The results of hardware model indicate that the proposed architecture is suitable for power constrained implementations with higher data rate

Formato

application/pdf

Identificador

http://eprints.iisc.ernet.in/41976/1/VLSI_implementation.pdf

Nandi, Anil V and Patnaik, LM and Banakar, RM (2007) VLSI Implementation of Spatial prediction Based Image Compression Scheme. In: First International Conference on Industrial and Information Systems, , 8-11 Aug. 2006 , Peradeniya .

Publicador

IEEE

Relação

http://ieeexplore.ieee.org/xpls/abs_all.jsp?arnumber=4216610

http://eprints.iisc.ernet.in/41976/

Palavras-Chave #Computer Science & Automation (Formerly, School of Automation)
Tipo

Conference Paper

PeerReviewed