Continous Time Sigma-Delta Modulator Employing a Novel Comparator Architecture


Autoria(s): Vijay, UK; Bharadwaj, Amrutur
Data(s)

12/02/2007

Resumo

A novel comparator architecture is proposed for speed operation in low voltage environment. Performance comparison with a conventional regenerative comparator shows a speed-up of 41%. The proposed comparator is embedded in a continuous time sigma-delta ADC so as to reduce the quantizer delay and hence minimizes the excess loop delay problem. A performance enhancement of 1dB in the dynamic range of the ADC is achieved with this new comparator. We have implemented this ADC in a standard single-poly 8-Metal 0.13 mum UMC process. The entire system operates at 1.2 V supply providing a dynamic range of 32 dB consuming 720 muW of power and occupies an area of 0.1 mm2.

Formato

application/pdf

Identificador

http://eprints.iisc.ernet.in/41455/1/Continuous.pdf

Vijay, UK and Bharadwaj, Amrutur (2007) Continous Time Sigma-Delta Modulator Employing a Novel Comparator Architecture. In: 20th International Conference on VLSI Design, 2007. Held jointly with 6th International Conference on Embedded Systems., 6-10 Jan. 2007 , Bangalore.

Publicador

IEEE

Relação

http://ieeexplore.ieee.org/xpls/abs_all.jsp?arnumber=4092158

http://eprints.iisc.ernet.in/41455/

Palavras-Chave #Electrical Communication Engineering
Tipo

Conference Paper

PeerReviewed