A Low Power Frequency Multiplication Technique for Zigbee Transceiver


Autoria(s): Pandey, Jagdish Nayayan; Kudva, Sudhir S; Amrutur, Bharadwaj
Data(s)

12/02/2007

Resumo

A low-power frequency multiplication technique, developed for ZigBee (IEEE 802.15.4) like applications is presented. We have provided an estimate for the power consumption for a given output voltage swing using our technique. The advantages and disadvantages which determine the application areas of the technique are discussed. The issues related to design, layout and process variation are also addressed. Finally, a design is presented for operation in 2.405-2.485-GHz band of ZigBee receiver. SpectreRF simulations show 30% improvement in efficiency for our circuit with regard to conversion of DC bias current to output amplitude, against a LC-VCO. To establish the low-power credentials, we have compared our circuit with an existing technique; our circuit performs better with just 1/3 of total current from supply, and uses one inductor as against three in the latter case. A test chip was implemented in UMC 0.13-mum RF process with spiral on-chip inductors and MIM (metal-insulator-metal) capacitor option.

Formato

application/pdf

Identificador

http://eprints.iisc.ernet.in/41453/1/A_Low_Power.pdf

Pandey, Jagdish Nayayan and Kudva, Sudhir S and Amrutur, Bharadwaj (2007) A Low Power Frequency Multiplication Technique for Zigbee Transceiver. In: 20th International Conference on VLSI Design, 2007. Held jointly with 6th International Conference on Embedded Systems., 6-10 Jan. 2007 , Bangalore.

Publicador

IEEE

Relação

http://ieeexplore.ieee.org/xpls/abs_all.jsp?tp=&arnumber=4092038

http://eprints.iisc.ernet.in/41453/

Palavras-Chave #Electrical Communication Engineering
Tipo

Conference Paper

PeerReviewed