Process Variation Aware Estimation of Static Leakage Power in Nano-CMOS


Autoria(s): Harish, BR; Bhat, Navakanta; Patil, Mahesh B
Data(s)

2007

Resumo

We present a statistical methodology for leakage power estimation, due to subthreshold and gate tunneling leakage, in the presence of process variations, for 65 nm CMOS. The circuit leakage power variations is analyzed by Monte Carlo (MC) simulations, by characterizing NAND gate library. A statistical “hybrid model” is proposed, to extend this methodology to a generic library. We demonstrate that hybrid model based statistical design results in up to 95% improvement in the prediction of worst to best corner leakage spread, with an error of less than 0.5%, with respect to worst case design.

Formato

application/pdf

Identificador

http://eprints.iisc.ernet.in/41387/1/Process_Variation.pdf

Harish, BR and Bhat, Navakanta and Patil, Mahesh B (2007) Process Variation Aware Estimation of Static Leakage Power in Nano-CMOS. In: SISPAD, Vienna, Austria, Vienna, Austria.

Publicador

Springer

Relação

http://www.springerlink.com/content/w895612042673135/

http://eprints.iisc.ernet.in/41387/

Palavras-Chave #Electrical Communication Engineering
Tipo

Conference Poster

PeerReviewed