Scan cell reordering to minimize peak power during test cycle: A graph theoretic approach
Data(s) |
01/11/2009
|
---|---|
Resumo |
Scan circuit is widely practiced DFT technology. The scan testing procedure consist of state initialization, test application, response capture and observation process. During the state initialization process the scan vectors are shifted into the scan cells and simultaneously the responses captured in last cycle are shifted out. During this shift operation the transitions that arise in the scan cells are propagated to the combinational circuit, which inturn create many more toggling activities in the combinational block and hence increases the dynamic power consumption. The dynamic power consumed during scan shift operation is much more higher than that of normal mode operation. |
Formato |
application/pdf |
Identificador |
http://eprints.iisc.ernet.in/41273/1/ScanCell.pdf Tudu, JT and Larsson, E and Singh, V and Fujiwara, H (2009) Scan cell reordering to minimize peak power during test cycle: A graph theoretic approach. In: 10th IEEE Workshop on RTL and High Level Test (WRTLT), Nov 2009, Praha, Czech Republic . |
Publicador |
IEEE |
Relação |
http://ieeexplore.ieee.org/xpls/abs_all.jsp?arnumber=5512732 http://eprints.iisc.ernet.in/41273/ |
Palavras-Chave | #Supercomputer Education & Research Centre |
Tipo |
Conference Paper PeerReviewed |