A Systematic Approach to Synthesis of Verification Test-suites for Modular SoC Designs


Autoria(s): Surendran, Sudhakar; Parekhji, Rubin; Govindarajan, R
Data(s)

10/10/2008

Resumo

Verification is one of the important stages in designing an SoC (system on chips) that consumes upto 70% of the design time. In this work, we present a methodology to automatically generate verification test-cases to verify a class of SoCs and also enable re-use of verification resources created from one SoC to another. A prototype implementation for generating the test-cases is also presented.

Formato

application/pdf

Identificador

http://eprints.iisc.ernet.in/40723/1/A_SYSTEMATIC_APPROACH.pdf

Surendran, Sudhakar and Parekhji, Rubin and Govindarajan, R (2008) A Systematic Approach to Synthesis of Verification Test-suites for Modular SoC Designs. In: In Proc. of the 21st Annual IEEE SoC Conference, (SoCC-08), Newport Beach, CA, USA, 17-20 Sept. 2008 , Newport Beach, CA .

Publicador

IEEE

Relação

http://ieeexplore.ieee.org/xpls/abs_all.jsp?arnumber=4641486&tag=1

http://eprints.iisc.ernet.in/40723/

Palavras-Chave #Computer Science & Automation (Formerly, School of Automation)
Tipo

Conference Paper

PeerReviewed