Unified Vdd Vth Optimization Based DVFM Controller for a Logic Block


Autoria(s): Kannan, SA; Sreeram, NS; Amrutur, Bharadwaj S
Data(s)

12/02/2008

Resumo

In this paper analytical expressions for optimal Vdd and Vth to minimize energy for a given speed constraint are derived. These expressions are based on the EKV model for transistors and are valid in both strong inversion and sub threshold regions. The effect of gate leakage on the optimal Vdd and Vth is analyzed. A new gradient based algorithm for controlling Vdd and Vth based on delay and power monitoring results is proposed. A Vdd-Vth controller which uses the algorithm to dynamically control the supply and threshold voltage of a representative logic block (sum of absolute difference computation of an MPEG decoder) is designed. Simulation results using 65 nm predictive technology models are given.

Formato

application/pdf

Identificador

http://eprints.iisc.ernet.in/40634/1/Unified_Vdd_-_Vth.pdf

Kannan, SA and Sreeram, NS and Amrutur, Bharadwaj S (2008) Unified Vdd Vth Optimization Based DVFM Controller for a Logic Block. In: IEEE International Conference on VLSI Design, Hyderabad, India, 4-8 Jan. 2008 , Hyderabad .

Publicador

IEEE

Relação

http://ieeexplore.ieee.org/xpls/abs_all.jsp?arnumber=4450550

http://eprints.iisc.ernet.in/40634/

Palavras-Chave #Electrical Communication Engineering
Tipo

Conference Paper

PeerReviewed