A low power, process invariant keeper design for high speed dynamic logic circuits


Autoria(s): David, Rakesh Gnana J; Bhat, Navakanta
Data(s)

13/06/2008

Resumo

A low power keeper circuit using the concept of rate sensing has been proposed. The proposed technique reduces the amount of short circuit power dissipation in the domino gate by 70% compared to the conventional keeper technique. Also the total power-delay product is 26% lower compared to the previously reported techniques. The process tracking capability of the design enables the domino gate to achieve uniform delay across different process corners. This reduces the amount of short circuit power dissipation that occurs in the cascaded domino gates by 90%. The use of the proposed technique in the read path of a register file reduces the energy requirement by 26% as compared to the other keeper techniques. The proposed technique has been prototyped in 130nm CMOS technology.

Formato

application/pdf

Identificador

http://eprints.iisc.ernet.in/40612/1/A_Low_Power.pdf

David, Rakesh Gnana J and Bhat, Navakanta (2008) A low power, process invariant keeper design for high speed dynamic logic circuits. In: ISCAS, 18-21 May 2008 , Seattle, WA .

Publicador

IEEE

Relação

http://ieeexplore.ieee.org/xpls/abs_all.jsp?arnumber=4541756

http://eprints.iisc.ernet.in/40612/

Palavras-Chave #Electrical Communication Engineering
Tipo

Conference Paper

PeerReviewed