Synthesis of ASIPs for DSP algorithms


Autoria(s): Ramanathan, S; Visvanathan, V; Nandy, SK
Data(s)

01/09/1999

Resumo

ASICs offer the best realization of DSP algorithms in terms of performance, but the cost is prohibitive, especially when the volumes involved are low. However, if the architecture synthesis trajectory for such algorithms is such that the target architecture can be identified as an interconnection of elementary parameterized computational structures, then it is possible to attain a close match, both in terms of performance and power with respect to an ASIC, for any algorithmic parameters of the given algorithm. Such an architecture is weakly programmable (configurable) and can be viewed as an application specific integrated processor (ASIP). In this work, we present a methodology to synthesize ASIPs for DSP algorithms. (C) 1999 Elsevier Science B.V. All rights reserved.

Formato

application/pdf

Identificador

http://eprints.iisc.ernet.in/38827/1/Synthesis_of_ASIPs_for.pdf

Ramanathan, S and Visvanathan, V and Nandy, SK (1999) Synthesis of ASIPs for DSP algorithms. In: Integration, the VLSI Journal, 28 (1). 13-32 .

Publicador

Elsevier Science

Relação

http://dx.doi.org/10.1016/S0167-9260(99)00009-7

http://eprints.iisc.ernet.in/38827/

Palavras-Chave #Supercomputer Education & Research Centre
Tipo

Journal Article

PeerReviewed