Architecture of Run-time Reconfigurable Channel Decoder


Autoria(s): Rajore, Ritesh; Nandy, SK; Jamadagni, HS
Data(s)

2009

Resumo

Modern wireline and wireless communication devices are multimode and multifunctional communication devices. In order to support multiple standards on a single platform, it is necessary to develop a reconfigurable architecture that can provide the required flexibility and performance. The Channel decoder is one of the most compute intensive and essential elements of any communication system. Most of the standards require a reconfigurable Channel decoder that is capable of performing Viterbi decoding and Turbo decoding. Furthermore, the Channel decoder needs to support different configurations of Viterbi and Turbo decoders. In this paper, we propose a reconfigurable Channel decoder that can be reconfigured for standards such as WCDMA, CDMA2000, IEEE802.11, DAB, DVB and GSM. Different parameters like code rate, constraint length, polynomials and truncation length can be configured to map any of the above mentioned standards. A multiprocessor approach has been followed to provide higher throughput and scalable power consumption in various configurations of the reconfigurable Viterbi decoder and Turbo decoder. We have proposed A Hybrid register exchange approach for multiprocessor architecture to minimize power consumption.

Formato

application/pdf

Identificador

http://eprints.iisc.ernet.in/32038/1/run.pdf

Rajore, Ritesh and Nandy, SK and Jamadagni, HS (2009) Architecture of Run-time Reconfigurable Channel Decoder. In: IEEE International Conference on Communications (ICC 2009), JUN 14-18, 2009, Dresden, pp. 2961-2966.

Publicador

IEEE

Relação

http://ieeexplore.ieee.org/search/srchabstract.jsp?tp=&arnumber=5198763&queryText%3DArchitecture+of+Run-time+Reconfigurable+Channel+Decoder%26openedRefinements%3D*%26searchField%3DSearch+All

http://eprints.iisc.ernet.in/32038/

Palavras-Chave #Supercomputer Education & Research Centre
Tipo

Conference Paper

PeerReviewed