RETHROTTLE: Execution Throttling in the REDEFINE SoC Architecture


Autoria(s): Satrawala, AN; Nandy, SK
Contribuinte(s)

Najjar, W

Schulte, MJ

Data(s)

2009

Resumo

REDEFINE is a reconfigurable SoC architecture that provides a unique platform for high performance and low power computing by exploiting the synergistic interaction between coarse grain dynamic dataflow model of computation (to expose abundant parallelism in applications) and runtime composition of efficient compute structures (on the reconfigurable computation resources). We propose and study the throttling of execution in REDEFINE to maximize the architecture efficiency. A feature specific fast hybrid (mixed level) simulation framework for early in design phase study is developed and implemented to make the huge design space exploration practical. We do performance modeling in terms of selection of important performance criteria, ranking of the explored throttling schemes and investigate effectiveness of the design space exploration using statistical hypothesis testing. We find throttling schemes which give appreciable (24.8%) overall performance gain in the architecture and 37% resource usage gain in the throttling unit simultaneously.

Formato

application/pdf

Identificador

http://eprints.iisc.ernet.in/27262/1/rethro.pdf

Satrawala, AN and Nandy, SK (2009) RETHROTTLE: Execution Throttling in the REDEFINE SoC Architecture. In: Systems, Architectures, Modeling, and Simulation, 2009. SAMOS '09. International Symposium on, JUL 20-23, 2009, Samos, pp. 82-91.

Publicador

IEEE

Relação

http://ieeexplore.ieee.org/search/srchabstract.jsp?tp=&arnumber=5289245&queryText%3DRETHROTTLE%3A+Execution+Throttling+in+the+REDEFINE+SoC+Architecture%26openedRefinements%3D*%26searchField%3DSearch+All

http://eprints.iisc.ernet.in/27262/

Palavras-Chave #Supercomputer Education & Research Centre
Tipo

Conference Paper

PeerReviewed