Modeling and Analysis of Noise Margin in SET Logic
Data(s) |
2007
|
---|---|
Resumo |
In this paper the static noise margin for SET (single electron transistor) logic is defined and compact models for the noise margin are developed by making use of the MIB (Mahapatra-Ionescu-Banerjee) model. The variation of the noise margin with temperature and background charge is also studied. A chain of SET inverters is simulated to validate the definition of various logic levels (like VIH, VOH, etc.) and noise margin. Finally the noise immunity of SET logic is compared with current CMOS logic. |
Formato |
application/pdf |
Identificador |
http://eprints.iisc.ernet.in/26737/1/ieeet.pdf Sathe, Chaitanya and Mahapatra, Santanu (2007) Modeling and Analysis of Noise Margin in SET Logic. In: 20th International Conference on VLSI Design held jointly with the 6th International Conference on Embedded Systems, JAN 06-10, 2007, Bangalore. |
Publicador |
IEEE |
Relação |
http://ieeexplore.ieee.org/search/srchabstract.jsp?tp=&arnumber=4092047&queryText%3DModeling+and+analysis++of+noise+margin++in+SET+logic%26openedRefinements%3D*%26searchField%3DSearch+All http://eprints.iisc.ernet.in/26737/ |
Palavras-Chave | #Electronic Systems Engineering (Formerly, (CEDT) Centre for Electronic Design & Technology) |
Tipo |
Conference Paper PeerReviewed |