Reconfigurable Viterbi decoder on mesh connected multiprocessor architecture


Autoria(s): Rajore, Ritesh; Garga, Ganesh; Jamadagni, HS; Nandy, SK
Data(s)

2008

Resumo

In modern wireline and wireless communication systems, Viterbi decoder is one of the most compute intensive and essential elements. Each standard requires a different configuration of Viterbi decoder. Hence there is a need to design a flexible reconfigurable Viterbi decoder to support different configurations on a single platform. In this paper we present a reconfigurable Viterbi decoder which can be reconfigured for standards such as WCDMA, CDMA2000, IEEE 802.11, DAB, DVB, and GSM. Different parameters like code rate, constraint length, polynomials and truncation length can be configured to map any of the above mentioned standards. Our design provides higher throughput and scalable power consumption in various configuration of the reconfigurable Viterbi decoder. The power and throughput can also be optimized for different standards.

Formato

application/pdf

Identificador

http://eprints.iisc.ernet.in/26694/1/getPDF.pdf

Rajore, Ritesh and Garga, Ganesh and Jamadagni, HS and Nandy, SK (2008) Reconfigurable Viterbi decoder on mesh connected multiprocessor architecture. In: 19th IEEE International Conference on Application-Specific Systems, Architectures and Processors, JUL 02-04, 2008, Leuven.

Publicador

IEEE

Relação

http://ieeexplore.ieee.org/search/srchabstract.jsp?tp=&arnumber=4580153&queryText%3D%28reconfigurable+viterbi+decoder+on+mesh+connected+multiprocessor%29%26openedRefinements%3D*

http://eprints.iisc.ernet.in/26694/

Palavras-Chave #Electronic Systems Engineering (Formerly, (CEDT) Centre for Electronic Design & Technology)
Tipo

Conference Paper

PeerReviewed