Assessment of SET Logic Robustness Through Noise Margin Modeling


Autoria(s): Sathe, Chaitanya; Dan, Surya Shankar; Mahapatra, Santanu
Data(s)

01/03/2008

Resumo

A compact model for noise margin (NM) of single-electron transistor (SET) logic is developed, which is a function of device capacitances and background charge (zeta). Noise margin is, then, used as a metric to evaluate the robustness of SET logic against background charge, temperature, and variation of SET gate and tunnel junction capacitances (CG and CT). It is shown that choosing alpha=CT/CG=1/3 maximizes the NM. An estimate of the maximum tolerable zeta is shown to be equal to plusmn0.03 e. Finally, the effect of mismatch in device parameters on the NM is studied through exhaustive simulations, which indicates that a isin [0.3, 0.4] provides maximum robustness. It is also observed that mismatch can have a significant impact on static power dissipation.

Formato

application/pdf

Identificador

http://eprints.iisc.ernet.in/25934/1/getPDF.pdf

Sathe, Chaitanya and Dan, Surya Shankar and Mahapatra, Santanu (2008) Assessment of SET Logic Robustness Through Noise Margin Modeling. In: IEEE Transactions on Electron Devices, 55 (3). pp. 909-915.

Publicador

IEEE

Relação

http://ieeexplore.ieee.org/xpls/abs_all.jsp?arnumber=4455792&tag=1#Abstract

http://eprints.iisc.ernet.in/25934/

Palavras-Chave #Electronic Systems Engineering (Formerly, (CEDT) Centre for Electronic Design & Technology) #Electrical Communication Engineering
Tipo

Journal Article

PeerReviewed