An RNS based transform Architecture for H.264/AVC


Autoria(s): Are, Raghunath Babu; Rajan, K
Data(s)

21/11/2008

Resumo

This paper presents the architecture and the VHDL design of an integer 2-D DCT used in the H.264/AVC. The 2-D DCT computation is performed by exploiting it’s orthogonality and separability property. The symmetry of the forward and inverse transform is used in this implementation. To reduce the computation overhead for the addition, subtraction and multiplication operations, we analyze the suitability of carry-free position independent residue number system (RNS) for the implementation of 2-D DCT. The implementation has been carried out in VHDL for Altera FPGA. We used the negative number representation in RNS, bit width analysis of the transforms and dedicated registers present in the Logic element of the FPGA to optimize the area. The complexity and efficiency analysis show that the proposed architecture could provide higher through-put.

Formato

application/pdf

Identificador

http://eprints.iisc.ernet.in/21150/1/getPDF.pdf

Are, Raghunath Babu and Rajan, K (2008) An RNS based transform Architecture for H.264/AVC. In: IEEE Region 10 Conference (TENCON 2008), NOV 19-21, 2008, Hyderabad, INDIA, pp. 1743-1748.

Publicador

IEEE

Relação

http://ieeexplore.ieee.org/xpls/abs_all.jsp?arnumber=4766575

http://eprints.iisc.ernet.in/21150/

Palavras-Chave #Instrumentation and Applied Physics (Formally ISU)
Tipo

Conference Paper

PeerReviewed