Within-Die Gate Delay Variability Measurement Using Reconfigurable Ring Oscillator
Data(s) |
01/05/2009
|
---|---|
Resumo |
We report the design and characterization of a circuit technique to measure the on-chip delay of an individual logic gate (both inverting and noninverting) in its unmodified form. The test circuit comprises of digitally reconfigurable ring oscillator (RO). The gate under test is embedded in each stage of the ring oscillator. A system of linear equations is then formed with different configuration settings of the RO, relating the individual gate delay to the measured period of the RO, whose solution gives the delay of the individual gates. Experimental results from a test chip in 65-nm process node show the feasibility of measuring the delay of an individual inverter to within 1 ps accuracy. Delay measurements of different nominally identicall inverters in close physical proximity show variations of up to 28% indicating the large impact of local variations. As a demonstration of this technique, we have studied delay variation with poly-pitch, length of diffusion (LOD) and different orientations of layout in silicon. The proposed technique is quite suitable for early process characterization, monitoring mature process in manufacturing and correlating model-to-hardware. |
Formato |
application/pdf |
Identificador |
http://eprints.iisc.ernet.in/20568/1/mnmnmn.pdf Das, Bishnu Prasad and Amrutur, Bharadwaj and Jamadagni, HS and Arvind, NV and Visvanathan, V (2009) Within-Die Gate Delay Variability Measurement Using Reconfigurable Ring Oscillator. In: IEEE Transactions on Semiconductor Manufacturing, 22 (2). pp. 256-267. |
Publicador |
IEEE |
Relação |
http://ieeexplore.ieee.org/search/wrapper.jsp?arnumber=4909518 http://eprints.iisc.ernet.in/20568/ |
Palavras-Chave | #Electronic Systems Engineering (Formerly, (CEDT) Centre for Electronic Design & Technology) #Electrical Communication Engineering |
Tipo |
Journal Article PeerReviewed |