A study of placement algorithms through trial interchange of logic modules


Autoria(s): Nandy, Soumitra K; Patnaik, LM
Data(s)

01/06/1985

Resumo

Based on trial interchanges, this paper develops three algorithms for the solution of the placement problem of logic modules in a circuit. A significant decrease in the computation time of such placement algorithms can be achieved by restricting the trial interchanges to only a subset of all the modules in a circuit. The three algorithms are simulated on a DEC 1090 system in Pascal and the performance of these algorithms in terms of total wirelength and computation time is compared with the results obtained by Steinberg, for the 34-module backboard wiring problem. Performance analysis of the first two algorithms reveals that algorithms based on pairwise trial interchanges (2 interchanges) achieve a desired placement faster than the algorithms based on trial N interchanges. The first two algorithms do not perform better than Steinberg's algorithm1, whereas the third algorithm based on trial pairwise interchange among unconnected pairs of modules (UPM) and connected pairs of modules (CPM) performs better than Steinberg's algorithm, both in terms of total wirelength (TWL) and computation time.

Formato

application/pdf

Identificador

http://eprints.iisc.ernet.in/20492/1/pdf.pdf

Nandy, Soumitra K and Patnaik, LM (1985) A study of placement algorithms through trial interchange of logic modules. In: Computer-Aided Design, 17 (5). pp. 210-214.

Publicador

Elsevier Science

Relação

http://www.sciencedirect.com/science?_ob=MImg&_imagekey=B6TYR-481N01R-3X-1&_cdi=5625&_user=512776&_orig=search&_coverDate=06%2F30%2F1985&_sk=999829994&view=c&wchp=dGLzVlz-zSkWb&md5=3355fc1ae16ba766fd9aec24963cd093&ie=/sdarticle.pdf

http://eprints.iisc.ernet.in/20492/

Palavras-Chave #Computer Science & Automation (Formerly, School of Automation)
Tipo

Journal Article

PeerReviewed