Latency, Power and Performance Trade-offs in Network-on-Chips by Link Microarchitecture Exploration


Autoria(s): Talwar, Basavaraj; Kulkarni, Shailesh; Amrutur, Bharadwaj
Data(s)

01/01/2009

Resumo

This paper presents a power, latency and throughput trade-off study on NoCs by varying microarchitectural (e.g. pipelining) and circuit level (e.g. frequency and voltage) parameters. We change pipelining depth, operating frequency and supply voltage for 3 example NoCs - 16 node 2D Torus, Tree network and Reduced 2D Torus. We use an in-house NoC exploration framework capable of topology generation and comparison using parameterized models of Routers and links developed in SystemC. The framework utilizes interconnect power and delay models from a low-level modelling tool called Intacte[1]1. We find that increased pipelining can actually reduce latency. We also find that there exists an optimal degree of pipelining which is the most energy efficient in terms of minimizing energy-delay product.

Formato

application/pdf

Identificador

http://eprints.iisc.ernet.in/19897/1/getPDF_1.pdf

Talwar, Basavaraj and Kulkarni, Shailesh and Amrutur, Bharadwaj (2009) Latency, Power and Performance Trade-offs in Network-on-Chips by Link Microarchitecture Exploration. In: 22nd International Conference on VLSI Design, 5-9 Jan. 2009, New Delhi, INDIA, pp. 163-168.

Publicador

IEEE

Relação

http://eprints.iisc.ernet.in/19897/

Palavras-Chave #Electrical Communication Engineering
Tipo

Conference Paper

PeerReviewed