Stability synthesis of power hardware-in-the-loop (PHIL) simulation
Data(s) |
2014
|
---|---|
Resumo |
A virtual power system can be interfaced with a physical system to form a power hardware-in-the-loop (PHIL) simulation. In this scheme, the virtual system can be simulated in a fast parallel processor to provide near real-time outputs, which then can be interfaced to a physical hardware that is called the hardware under test (HuT). Stable operation of the entire system, while maintaining acceptable accuracy, is the main challenge of a PHIL simulation. In this paper, after an extended stability analysis for voltage and current type interfaces, some guidelines are provided to have a stable PHIL simulation. The presented analysis have been evaluated by performing several experimental tests using a Real Time Digital Simulator (RTDS™) and a voltage source converter (VSC). The practical test results are consistent with the proposed analysis. |
Formato |
application/pdf |
Identificador | |
Publicador |
IEEE |
Relação |
http://eprints.qut.edu.au/80158/14/80158.pdf DOI:10.1109/PESGM.2014.6939021 Dargahi, M., Ghosh, A., & Ledwich, G. (2014) Stability synthesis of power hardware-in-the-loop (PHIL) simulation. In Proceedings of the 2014 IEEE PES General Meeting | Conference & Exposition, IEEE, National Harbor, MD, pp. 1-5. |
Direitos |
Copyright 2014 by IEEE |
Fonte |
School of Electrical Engineering & Computer Science; Science & Engineering Faculty |
Palavras-Chave | #PHIL #RTDS #Real-time simulation #Interface issues #Stability of PHIL |
Tipo |
Conference Paper |