Efficient operator pipelining in a bit serial genetic algorithm engine


Autoria(s): Bland, Ian Michael; Megson, Graham
Data(s)

05/06/1997

Resumo

The authors propose a bit serial pipeline used to perform the genetic operators in a hardware genetic algorithm. The bit-serial nature of the dataflow allows the operators to be pipelined, resulting in an architecture which is area efficient, easily scaled and is independent of the lengths of the chromosomes. An FPGA implementation of the device achieves a throughput of >25 million genes per second

Formato

text

Identificador

http://centaur.reading.ac.uk/4636/1/random.pdf

Bland, I. M. <http://centaur.reading.ac.uk/view/creators/90000317.html> and Megson, G. (1997) Efficient operator pipelining in a bit serial genetic algorithm engine. Electronics Letters, 33 (12). pp. 1026-1028. ISSN 0013-5194

Idioma(s)

en

Publicador

Institution of Engineering and Technology (IET)

Relação

http://centaur.reading.ac.uk/4636/

creatorInternal Bland, Ian Michael

Tipo

Article

PeerReviewed