Systolic two-port adaptor for high performance wave digital filtering


Autoria(s): Singh, Rajinder Jit; McCanny, J. V.
Data(s)

01/01/1991

Resumo

<p>The authors present a VLSI circuit for implementing wave digital filter (WDF) two-port adaptors. Considerable speedups over conventional designs have been obtained using fine grained pipelining. This has been achieved through the use of most significant bit (MSB) first carry-save arithmetic, which allows systems to be designed in which latency L is small and independent of either coefficient or input data wordlength. L is determined by the online delay associated with the computation required at each node in the circuit (in this case a multiply/add plus two separate additions). This in turn means that pipelining can be used to considerably enhance the sampling rate of a recursive digital filter. The level of pipelining which will offer enhancement is determined by L and is fine-grained rather than bit level. In the case of the circuit considered, L = 3. For this reason pipeline delays (half latches) have been introduced between every two rows of cells to produce a system with a once every cycle sample rate.</p>

Identificador

http://pure.qub.ac.uk/portal/en/publications/systolic-twoport-adaptor-for-high-performance-wave-digital-filtering(8425b291-4a60-40e4-bd7b-2d6c7f049b40).html

http://www.scopus.com/inward/record.url?scp=0025749939&partnerID=8YFLogxK

Idioma(s)

eng

Publicador

IEEE Computer Society

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Singh , R J & McCanny , J V 1991 , Systolic two-port adaptor for high performance wave digital filtering . in Proceedings of the 1990 International Conference Application Specific Array Processors . IEEE Computer Society , Piscataway, NJ, United States , pp. 379-388 , Proceedings of the 1990 International Conference on Application Specific Array Processors , Princeton , United States , 5-7 September .

Palavras-Chave #/dk/atira/pure/subjectarea/asjc/2200 #Engineering(all)
Tipo

contributionToPeriodical