Online CORDIC algorithm and VLSI architecture for implementing QR-array processors


Autoria(s): Hamill, R.; McCanny, J.V.; Walke, Richard
Data(s)

01/01/2000

Resumo

A novel most significant digit first CORDIC architecture is presented that is suitable for the VLSI design of systolic array processor cells for performing QR decomposition. This is based on an on-line CORDIC algorithm with a constant scale factor and a latency independent of the wordlength. This has been derived through the extension of previously published CORDIC algorithms. It is shown that simplifying the calculation of convergence bounds also greatly simplifies the derivation of suitable VLSI architectures. Design studies, based on a 0.35-µ CMOS standard cell process, indicate that 20 such QR processor cells operating at rates suitable for radar beamfoming can be readily accommodated on a single chip.

Identificador

http://pure.qub.ac.uk/portal/en/publications/online-cordic-algorithm-and-vlsi-architecture-for-implementing-qrarray-processors(8842f8ee-2a9f-4dbf-a155-5d6ae5e93aaa).html

http://dx.doi.org/10.1109/78.823992

http://www.scopus.com/inward/record.url?scp=0033882067&partnerID=8YFLogxK

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Hamill , R , McCanny , J V & Walke , R 2000 , ' Online CORDIC algorithm and VLSI architecture for implementing QR-array processors ' IEEE Transactions on Signal Processing , vol 48 , no. 2 , pp. 592-598 . DOI: 10.1109/78.823992

Palavras-Chave #/dk/atira/pure/subjectarea/asjc/1700/1711 #Signal Processing #/dk/atira/pure/subjectarea/asjc/2200/2208 #Electrical and Electronic Engineering
Tipo

article