Analog performance of double gate SOI transistors


Autoria(s): Alam, M.S.; Lim, T.C.; Armstrong, Alastair
Data(s)

01/01/2006

Resumo

Double gate fully depleted silicon-on-insulator (DGSOI) is recognized as a possible solution when the physical gate length L-G reduces to 25nm for the 65nm node on the ITRS CMOS roadmap. In this paper, scaling guidelines are introduced to optimally design a nanoscale DGSOI. For this reason, the sensitivity of gain, f(T) and f(max) to each of the key geometric and technological parameters of the DGSOI are assessed and quantified using MixedMode simulation. The impact of the parasitic resistance and capacitance on analog device performance is systematically analysed. By comparing analog performance with a single gate (SG), it has been found that intrinsic gain in DGSOI is 4 times higher but its fT was found to be comparable to that of SGSOI at different regions of transistor operation. However, the extracted fmax in SG SOI was higher (similar to 40%) compared to DGSOI due to its lower capacitance.

Identificador

http://pure.qub.ac.uk/portal/en/publications/analog-performance-of-double-gate-soi-transistors(0e1d5d48-805b-4e11-8dc0-af2e2a848869).html

http://dx.doi.org/10.1080/00207210500296625

http://www.scopus.com/inward/record.url?scp=29244451571&partnerID=8YFLogxK

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Alam , M S , Lim , T C & Armstrong , A 2006 , ' Analog performance of double gate SOI transistors ' International Journal of Electronics , vol 93 , no. 1 , pp. 1-18 . DOI: 10.1080/00207210500296625

Palavras-Chave #/dk/atira/pure/subjectarea/asjc/2200/2208 #Electrical and Electronic Engineering
Tipo

article