A pll based frequency synthesizer in 0.13 um sige bicmos for mb-ofdm uwb systems


Autoria(s): Chiang, Hsin-Che
Contribuinte(s)

Peckerar, Martin

Digital Repository at the University of Maryland

University of Maryland (College Park, Md.)

Electrical Engineering

Data(s)

28/09/2007

28/09/2007

13/08/2007

Resumo

With the growing demand for high-speed and high-quality short-range communication, multi-band orthogonal frequency division multiplexing ultra-wide band (MB-OFDM UWB) systems have recently garnered considerable interest in industry and in academia. To achieve a low-cost solution, highly integrated transceivers with small die area and minimum power consumption are required. The key building block of the transceiver is the frequency synthesizer. A frequency synthesizer comprised of two PLLs and one multiplexer is presented in this thesis. Ring oscillators are adopted for PLL implementation in order to drastically reduce the die area of the frequency synthesizer. The poor spectral purity appearing in the frequency synthesizers involving mixers is greatly improved in this design. Based on the specifications derived from application standards, a design methodology is presented to obtain the parameters of building blocks. As well, the simulation results are provided to verify the performance of proposed design.

Formato

1183515 bytes

application/pdf

Identificador

http://hdl.handle.net/1903/7372

Idioma(s)

en_US

Palavras-Chave #Engineering, Electronics and Electrical #pll #uwb #rf transcevier
Tipo

Thesis