Accelerating method of moments based package-board 3D parasitic extraction using FPGA


Autoria(s): Devi, Anant; Gandhi, Maulik; Varghese, Kuruvilla; Gope, Dipanjan
Data(s)

2016

Resumo

In this article, a Field Programmable Gate Array (FPGA)-based hardware accelerator for 3D electromagnetic extraction, using Method of Moments (MoM) is presented. As the number of nets or ports in a system increases, leading to a corresponding increase in the number of right-hand-side (RHS) vectors, the computational cost for multiple matrix-vector products presents a time bottleneck in a linear-complexity fast solver framework. In this work, an FPGA-based hardware implementation is proposed toward a two-level parallelization scheme: (i) matrix level parallelization for single RHS and (ii) pipelining for multiple-RHS. The method is applied to accelerate electrostatic parasitic capacitance extraction of multiple nets in a Ball Grid Array (BGA) package. The acceleration is shown to be linearly scalable with FPGA resources and speed-ups over 10x against equivalent software implementation on a 2.4GHz Intel Core i5 processor is achieved using a Virtex-6 XC6VLX240T FPGA on Xilinx's ML605 board with the implemented design operating at 200MHz clock frequency. (c) 2016 Wiley Periodicals, Inc. Microwave Opt Technol Lett 58:776-783, 2016

Formato

application/pdf

Identificador

http://eprints.iisc.ernet.in/53576/1/Mic_Opt_Tec_Let_58-4_776_2016.pdf

Devi, Anant and Gandhi, Maulik and Varghese, Kuruvilla and Gope, Dipanjan (2016) Accelerating method of moments based package-board 3D parasitic extraction using FPGA. In: MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 58 (4). pp. 776-783.

Publicador

WILEY-BLACKWELL

Relação

http://dx.doi.org/10.1002/mop.29660

http://eprints.iisc.ernet.in/53576/

Palavras-Chave #Electronic Systems Engineering (Formerly, (CEDT) Centre for Electronic Design & Technology) #Electrical Communication Engineering
Tipo

Journal Article

PeerReviewed