Operand Isolation Circuits with Reduced Overhead for Low Power Data-Path Design


Autoria(s): Siddhu, Lokesh; Mishra, Amit; Singh, Virendra
Data(s)

2014

Resumo

Dynamic power dissipation due to redundant switching is an important metric in data-path design. This paper focuses on the use of ingenious operand isolation circuits for low power design. Operand isolation attempts to reduce switching by clamping or latching the output of a first level of combinational circuit. This paper presents a novel method using power supply switching wherein both PMOS and NMOS stacks of a circuit are connected to the same power supply. Thus, the output gets clamped or latched to the power supply value with minimal leakage. The proposed circuits make use of only two transistors to clamp the entire Multiple Input Multiple Output (MIMO) block. Also, the latch-based designs have higher drive strength in comparison to the existing methods. Simulation results have shown considerable area reduction in comparison to the existing techniques without increasing timing overhead.

Formato

application/pdf

Identificador

http://eprints.iisc.ernet.in/51335/1/27th_int_con_VLS_Des_13th_int_con_emb_sys_483_2014.pdf

Siddhu, Lokesh and Mishra, Amit and Singh, Virendra (2014) Operand Isolation Circuits with Reduced Overhead for Low Power Data-Path Design. In: 27th International Conference on VLSI Design / 13th International Conference on Embedded Systems (VLSID), JAN 05-09, 2014, Mumbai, INDIA, pp. 483-488.

Publicador

IEEE

Relação

http://dx.doi.org/10.1109/VLSID.2014.90

http://eprints.iisc.ernet.in/51335/

Palavras-Chave #Electronic Systems Engineering (Formerly, (CEDT) Centre for Electronic Design & Technology)
Tipo

Conference Proceedings

NonPeerReviewed