On a programmable signal processor for VLSI


Autoria(s): Srinivasa, N; Rajgopal, K; Ramakrishnan, KR
Data(s)

29/01/2003

Resumo

This paper presents a method of designing a programmable signal processor based on a bit parallel matrix vector matrix multiplier (linear transformer). The salient feature of this design is that the efficiency of the direct vector matrix multiplier is improved and VLSI design is made much simpler by trading off the more expensive arithematic operation (multiplication) for 'cheaper' manipulation (addition/subtraction) of the data.

Formato

application/pdf

Identificador

http://eprints.iisc.ernet.in/42882/1/ON_A_PROGRAMMABLE.pdf

Srinivasa, N and Rajgopal, K and Ramakrishnan, KR (2003) On a programmable signal processor for VLSI. In: IEEE International Conference on ICASSP '87. Acoustics, Speech, and Signal Processing, Apr 1987.

Publicador

IEEE

Relação

http://ieeexplore.ieee.org/xpls/abs_all.jsp?arnumber=1169564&tag=1

http://eprints.iisc.ernet.in/42882/

Palavras-Chave #Electrical Engineering
Tipo

Conference Paper

PeerReviewed