A 100MHz to 1GHz, 0.35V to 1.5V Supply 256 x 64 SRAM Block Using Symmetrized 9T SRAM Cell with Controlled Read


Autoria(s): Verkila, Satish Anand; Bondada, Siva Kumar; Amrutur, Bharadwaj S
Data(s)

12/02/2008

Resumo

In this paper, we present dynamic voltage and frequency Managed 256 x 64 SRAM block in 65 nm technology, for frequency ranging from 100 MHz to 1 GHz. The total energy is minimized for any operating frequency in the above range and leakage energy is minimized during standby mode. Since noise margin of SRAM cell deteriorates at low voltages, we propose static noise margin improvement circuitry, which symmetrizes the SRAM cell by controlling the body bias of pull down NMOS transistor. We used a 9T SRAM cell that isolates Read and hold noise margin and has less leakage. We have implemented an efficient technique of pushing address decoder into zigzag- super-cut-off in stand-by mode without affecting its performance in active mode of operation. The read bit line (RBL) voltage drop is controlled and pre-charge of bit lines is done only when needed for reducing power wastage.

Formato

application/pdf

Identificador

http://eprints.iisc.ernet.in/40632/1/A_100MHz_to_1GHz%2C.pdf

Verkila, Satish Anand and Bondada, Siva Kumar and Amrutur, Bharadwaj S (2008) A 100MHz to 1GHz, 0.35V to 1.5V Supply 256 x 64 SRAM Block Using Symmetrized 9T SRAM Cell with Controlled Read. In: IEEE International Conference on VLSI Design, Hyderabad, India, 4-8 Jan. 2008 , Hyderabad.

Publicador

IEEE

Relação

http://ieeexplore.ieee.org/search/srchabstract.jsp?tp=&arnumber=4450558&queryText%3DA+100MHz+to+1GHz%2C+0.35V+to+1.5V+Supply+256+x+64+SRAM+Block+Using+Symmetrized+9T+SRAM+Cell+with+Controlled+Read%26openedRefinements%3D*%26filter%3DAND%28NOT%284283010803%

http://eprints.iisc.ernet.in/40632/

Palavras-Chave #Electrical Communication Engineering
Tipo

Conference Paper

PeerReviewed